Cortadella / Rozenberg / Yakovlev | Concurrency and Hardware Design | Buch | 978-3-540-00199-7 | sack.de

Buch, Englisch, Band 2549, 346 Seiten, Format (B × H): 155 mm x 235 mm, Gewicht: 1120 g

Reihe: Lecture Notes in Computer Science

Cortadella / Rozenberg / Yakovlev

Concurrency and Hardware Design

Advances in Petri Nets
2002
ISBN: 978-3-540-00199-7
Verlag: Springer Berlin Heidelberg

Advances in Petri Nets

Buch, Englisch, Band 2549, 346 Seiten, Format (B × H): 155 mm x 235 mm, Gewicht: 1120 g

Reihe: Lecture Notes in Computer Science

ISBN: 978-3-540-00199-7
Verlag: Springer Berlin Heidelberg


As CMOS semiconductor technology strides towards billions of transistors on a single die new problems arise on the way. They are concerned with the - minishing fabrication process features, which a?ect for example the gate-to-wire delay ratio. They manifest themselves in greater variations of size and operating parameters of devices, which put the overall reliability of systems at risk. And, most of all, they have tremendous impact on design productivity, where the costs of utilizing the growing silicon ‘real estate’ rocket to billions of dollars that have to be spent on design, veri?cation, and testing. All such problems call for new - sign approaches and models for digital systems. Furthermore, new developments in non-CMOS technologies, such as single-electron transistors, rapid single-?- quantum devices, quantum dot cells, molecular devices, etc., add extra demand for new research in system design methodologies. What kind of models and design methodologies will be required to build systems in all these new technologies? Answering this question, even for each particular type of new technology generation, is not easy, especially because sometimes it is not even clear what kind of elementary devices are feasible there. This problem is of an interdisciplinary nature. It requires an bridges between di?erent scienti?c communities. The bridges must be built very quickly, and be maximally ?exible to accommodate changes taking place in a logarithmic timescale.

Cortadella / Rozenberg / Yakovlev Concurrency and Hardware Design jetzt bestellen!

Zielgruppe


Research

Weitere Infos & Material


Formal Models.- Composing Snippets.- A Programming Approach to the Design of Asynchronous Logic Blocks.- Asynchronous Circuits.- GALA (Globally Asynchronous — Locally Arbitrary) Design.- Synthesis of Reactive Systems: Application to Asynchronous Circuit Design.- Decomposition in Asynchronous Circuit Design.- Embedded System Design.- Functional and Performance Modeling of Concurrency in VCC.- Modeling and Designing Heterogeneous Systems.- Timed Verification and Performance Analysis.- Timed Verification of Asynchronous Circuits.- Performance Analysis of Asynchronous Circuits Using Markov Chains.



Ihre Fragen, Wünsche oder Anmerkungen
Vorname*
Nachname*
Ihre E-Mail-Adresse*
Kundennr.
Ihre Nachricht*
Lediglich mit * gekennzeichnete Felder sind Pflichtfelder.
Wenn Sie die im Kontaktformular eingegebenen Daten durch Klick auf den nachfolgenden Button übersenden, erklären Sie sich damit einverstanden, dass wir Ihr Angaben für die Beantwortung Ihrer Anfrage verwenden. Selbstverständlich werden Ihre Daten vertraulich behandelt und nicht an Dritte weitergegeben. Sie können der Verwendung Ihrer Daten jederzeit widersprechen. Das Datenhandling bei Sack Fachmedien erklären wir Ihnen in unserer Datenschutzerklärung.