Buch, Englisch, Band 708, 158 Seiten, Format (B × H): 160 mm x 241 mm, Gewicht: 453 g
Reihe: The Springer International Series in Engineering and Computer Science
Buch, Englisch, Band 708, 158 Seiten, Format (B × H): 160 mm x 241 mm, Gewicht: 453 g
Reihe: The Springer International Series in Engineering and Computer Science
ISBN: 978-1-4020-7238-3
Verlag: Springer US
The digital switching noise coupled through the power supply and substrate is usually the dominant source of clock jitter. Improving the supply and substrate noise immunity of a PLL is a challenging job in hostile environments such as a microprocessor chip where millions of digital gates are present.
Zielgruppe
Research
Autoren/Hrsg.
Fachgebiete
Weitere Infos & Material
1. Introduction.- 2. Introduction to PLLS.- 1 Introduction.- 2 PLL Basics.- 3 A Linear Model for PLLs.- 4 Conclusions.- 3. Phase Noise and Timing Jitter.- 1 Phase Noise.- 2 Timing Jitter.- 3 Phase Noise vs. Timing Jitter.- 4 Conclusions.- 4. Review of Existing VCO Phase Noise Models.- 1 Challenges in Oscillator Phase Noise Analysis.- 2 Leeson’s Model.- 3 Razavi’s Model.- 4 Hajimiri’s Model.- 5. Universal Model for Ring Oscillator Phase Noise.- 1 Comparison and Analysis of Ring Oscillator Phase Noise.- 2 Modified Linear Model.- 3 Q-factor for Ring Oscillators.- 4 Noise Up-Conversion.- 5 Power Supply / Substrate Noise.- 6 Conclusions.- 6. New Ring VCO Design.- 1 Introduction.- 2 Phase Noise Overview.- 3 Circuit Design.- 4 Analysis of Circuits with Hysteresis.- 5 Simulation and Measurement.- 6 Conclusions.- 7. PLL Design Examples.- 1 PLL with Ring VCO.- 2 LC VCO.- 3 Simulation Results.- 4 Measurement Results.- 5 Conclusions.- 8. Conclusions.- 1 Research Contributions.- 2 Summary.