Buch, Englisch, 198 Seiten, Format (B × H): 165 mm x 244 mm, Gewicht: 1050 g
Buch, Englisch, 198 Seiten, Format (B × H): 165 mm x 244 mm, Gewicht: 1050 g
Reihe: Lecture Notes in Electrical Engineering
ISBN: 978-1-4020-9756-0
Verlag: Springer
Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another important design challenge for NoCs will be to provide dynamic (run-time) support against permanent and intermittent faults that can occur in the system. The purpose of is to provide state-of-the-art methods to solve some of the most important and time-intensive problems encountered during NoC design.
Zielgruppe
Research
Autoren/Hrsg.
Fachgebiete
Weitere Infos & Material
NoC Design Methods.- Designing Crossbar Based Systems.- Netchip Tool Flow for NoC Design.- Designing Standard Topologies.- Designing Custom Topologies.- Supporting Multiple Applications.- Supporting Dynamic Application Patterns.- NoC Reliability Mechanisms.- Timing-Error Tolerant NoC Design.- Analysis of NoC Error Recovery Schemes.- Fault-Tolerant Route Generation.- NoC Support for Reliable On-Chip Memories.- Conclusions and Future Directions.